5762873

9781402061943

Full-Chip Nanometer Routing Techniques

Full-Chip Nanometer Routing Techniques
$69.12
$3.95 Shipping
List Price
$149.00
Discount
53% Off
You Save
$79.88

  • Condition: New
  • Provider: Bookjunction Contact
  • Provider Rating:
    73%
  • Ships From: STERLING HEIGHTS, MI
  • Shipping: Standard
  • Comments: New, US edition. Satisfaction guaranteed!!

seal  
$96.06
$3.95 Shipping
List Price
$149.00
Discount
35% Off
You Save
$52.94

  • Condition: Good
  • Provider: Bonita Contact
  • Provider Rating:
    0%
  • Ships From: Multiple Locations
  • Shipping: Standard
  • Comments: Access codes and supplements are not guaranteed with used items. May be an ex-library book.

seal  

Ask the provider about this item.

Most renters respond to questions in 48 hours or less.
The response will be emailed to you.
Cancel
  • ISBN-13: 9781402061943
  • ISBN: 1402061943
  • Publication Date: 2007
  • Publisher: Springer

AUTHOR

Ho, Tsung-Yi, Chang, Yao-Wen, Chen, Sao-Jie

SUMMARY

As Moore's Law continues unencumbered into the nanometer era, chips are reaching 1000 M gates in size, process geometries have shrunk to 90 nm and below, and engineers have to face compounded design complexity with every new design. These nanometer-scale designs require a new generation of physics-aware and manufacturing-aware routing. At 90 nm and below, there are so many signal-integrity issues that design teams cannot manually correct them all. At 90 nm, wires account for nearly 75% of the total delay in a circuit. Even more insidious, however, is that among nearly 40% of these nets, more than 50% of their total net capacitance are attributed to the cross-coupling capacitance between neighboring signals. At this point a new design and optimization paradigm based on real wires is required. Nanometer routers must prevent and correct these effects on-the-fly in order to reach timing closure. From a manufacturability standpoint, nanometer routers must explicitly deal with the ever increasing design complexity, and be capable of adapting to the constraint requirements of timing, signal integrity, process antenna effect, and new interconnect architecture such as X-architecture. In the nanometer era, we must look into new-generation routing technologies that combine high performance and capacity with the integration of congestion, timing, SI prevention, and DFM algorithms as the best means of getting to design closure quickly. In this book, we present a novel multilevel full-chip router, namely mSIGMA for SIGnal-integrity and MAnufacturability optimization. And these routing technologies will ensure faster time-to-market and time-to-profitability.Ho, Tsung-Yi is the author of 'Full-Chip Nanometer Routing Techniques', published 2007 under ISBN 9781402061943 and ISBN 1402061943.

[read more]

Questions about purchases?

You can find lots of answers to common customer questions in our FAQs

View a detailed breakdown of our shipping prices

Learn about our return policy

Still need help? Feel free to contact us

View college textbooks by subject
and top textbooks for college

The ValoreBooks Guarantee

The ValoreBooks Guarantee

With our dedicated customer support team, you can rest easy knowing that we're doing everything we can to save you time, money, and stress.